The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Mar. 08, 2011
Filed:
Mar. 29, 2008
Dirk Scheideler, Munich, DE;
Otto Schumacher, Dachau, DE;
Karthik Gopalakrishnan, San Jose, CA (US);
Dirk Scheideler, Munich, DE;
Otto Schumacher, Dachau, DE;
Karthik Gopalakrishnan, San Jose, CA (US);
Qimonda AG, Munich, DE;
Abstract
In an embodiment, the present invention relates to an integrated circuit comprising at least one data signal input (data, data), at least one clock signal input (Clock), at least one control signal input (Cnt_del, Cnt_del) and a data signal output (Data_out). According to the invention, the integrated circuit is configured to provide a digital data signal having a variable symbol duration at its output (Data_out), the symbol duration being controllable by means of the control signal (Cnt_del, Cnt_del). A further embodiment of the invention relates to a method for generating a digital data signal having a variable symbol duration in which an output signal is generated by at least one first data signal, at least one first clock signal and at least one control signal. For this purpose, at least one second clock signal is generated from the first clock signal, the second clock signal having a variable delay and the delay being set depending on the value of the at least one control signal. The output signal is formed from the at least one first data signal, whereby the outputting is carried out edge-synchronously to the first and the second clock signal.