The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 26, 2010

Filed:

Jun. 30, 2006
Applicants:

Masashi Ishii, Tokyo, JP;

Takanori Hirota, Tokyo, JP;

Atsuhiko Ishibashi, Tokyo, JP;

Yasushi Hayakawa, Tokyo, JP;

Takeshi Oshita, Tokyo, JP;

Yoshiyuki Ota, Tokyo, JP;

Inventors:

Masashi Ishii, Tokyo, JP;

Takanori Hirota, Tokyo, JP;

Atsuhiko Ishibashi, Tokyo, JP;

Yasushi Hayakawa, Tokyo, JP;

Takeshi Oshita, Tokyo, JP;

Yoshiyuki Ota, Tokyo, JP;

Assignee:

Renesas Electronics Corporation, Kawasaki-Shi, Kanagawa, JP;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H04L 7/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

A phase comparison circuit detects a phase difference between a data signal and the output from a variable delay circuit. A Code Operator detects a value of a control code corresponding to a delay equal to one period of an output clock. Then, when a delay amount of the variable delay circuit exceeds one period of a clock during synchronization of the output clock with the data signal while the control code is changed in accordance with the detection result by the phase delay circuit, a control code corresponding to a delay equal to one period of the output clock is added or subtracted to/from the control code at a time. Therefore, even if there is a difference in frequency between a data signal and a clock, it becomes possible to synchronize the data signal and the clock with application of the same clock phase.


Find Patent Forward Citations

Loading…