The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 08, 2010

Filed:

Jun. 14, 2007
Applicants:

Sang-jin Park, Yongin-si, KR;

Kwang-soo Seol, Suwon-si, KR;

Yoon-dong Park, Yongin-si, KR;

Sang-min Shin, Seoul, KR;

In-jun Hwang, Yongin-si, KR;

Sang-moo Choi, Yongin-si, KR;

Ju-hee Park, Yongin-si, KR;

Inventors:

Sang-jin Park, Yongin-si, KR;

Kwang-soo Seol, Suwon-si, KR;

Yoon-dong Park, Yongin-si, KR;

Sang-min Shin, Seoul, KR;

In-jun Hwang, Yongin-si, KR;

Sang-moo Choi, Yongin-si, KR;

Ju-hee Park, Yongin-si, KR;

Assignee:
Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/28 (2006.01);
U.S. Cl.
CPC ...
Abstract

A semiconductor memory device may include a semiconductor substrate, at least one control gate electrode, at least one storage node layer, at least one tunneling insulating layer, at least one blocking insulating layer, and/or first and second channel regions. The at least one control gate electrode may be recessed into the semiconductor substrate. The at least one storage node layer may be between a sidewall of the at least one control gate electrode and the semiconductor substrate. The at least one tunneling insulating layer may be between the at least one storage node layer and the at least one control gate electrode. The at least one blocking insulating layer may be between the storage node layer and the control gate electrode. The first and second channel regions may be between the at least one tunneling insulating layer and the semiconductor substrate to surround at least a portion of the sidewall of the control gate electrode and/or may be separated from each other.


Find Patent Forward Citations

Loading…