The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Feb. 09, 2010
Filed:
Dec. 21, 2007
Douglas J. Lee, San Jose, CA (US);
Cindy Ho Malamy, San Carlos, CA (US);
Kyle Mcmartin, Mountain View, CA (US);
Tam Minh Nguyen, Cupertino, CA (US);
Jih-min Niu, Santa Clara, CA (US);
Hung Thanh Nguyen, Cupertino, CA (US);
Thuc Tran Bui, Sacramento, CA (US);
Conrado Canlas Canio, Union City, CA (US);
Richard Zimering, Palo Alto, CA (US);
Douglas J. Lee, San Jose, CA (US);
Cindy Ho Malamy, San Carlos, CA (US);
Kyle McMartin, Mountain View, CA (US);
Tam Minh Nguyen, Cupertino, CA (US);
Jih-Min Niu, Santa Clara, CA (US);
Hung Thanh Nguyen, Cupertino, CA (US);
Thuc Tran Bui, Sacramento, CA (US);
Conrado Canlas Canio, Union City, CA (US);
Richard Zimering, Palo Alto, CA (US);
Silicon Storage Technology, Inc., Sunnyvale, CA (US);
Abstract
A non-volatile memory device comprises an interface circuit for receiving a plurality of signals. The plurality of signals provides multiplexed address and data and command signals in a serial format. An input buffer stores a plurality of the plurality of signals received in serial format and reconstitutes the address, data and command signals, and has an output. A command circuit receives the output of the input buffer and stores the command signals therefrom. An address circuit receives the output of the input buffer and stores the address signals therefrom. A data buffer circuit receives the output of the input buffer and stores the data signals therefrom. An array of non-volatile memory cells stores data from and provides data to the data buffer in response to address signals from the address decoder. A state machine is connected to the command circuit and controls the array of non-volatile memory cells. An output buffer receives data from the data buffer circuit and provides data to the interface circuit.