The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 09, 2010

Filed:

Mar. 31, 2008
Applicants:

Yi MA, Santa Clara, CA (US);

Shreyas S. Kher, Campbell, CA (US);

Khaled Ahmed, Anaheim, CA (US);

Tejal Goyani, Sunnyvale, CA (US);

Maitreyee Mahajani, Saratoga, CA (US);

Jallepally Ravi, Santa Clara, CA (US);

Yi-chiau Huang, Fremont, CA (US);

Inventors:

Yi Ma, Santa Clara, CA (US);

Shreyas S. Kher, Campbell, CA (US);

Khaled Ahmed, Anaheim, CA (US);

Tejal Goyani, Sunnyvale, CA (US);

Maitreyee Mahajani, Saratoga, CA (US);

Jallepally Ravi, Santa Clara, CA (US);

Yi-Chiau Huang, Fremont, CA (US);

Assignee:

Applied Materials, Inc., Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/8238 (2006.01); H01L 29/788 (2006.01);
U.S. Cl.
CPC ...
Abstract

Embodiments of the invention provide memory devices and methods for forming memory devices. In one embodiment, a memory device is provided which includes a floating gate polysilicon layer disposed over source/drain regions of a substrate, a silicon oxynitride layer disposed over the floating gate polysilicon layer, a first aluminum oxide layer disposed over the silicon oxynitride layer, a hafnium silicon oxynitride layer disposed over the first aluminum oxide layer, a second aluminum oxide layer disposed over the hafnium silicon oxynitride layer, and a control gate polysilicon layer disposed over the second aluminum oxide layer. In another embodiment, a memory device is provided which includes a control gate polysilicon layer disposed over an inter-poly dielectric stack disposed over a silicon oxide layer disposed over the floating gate polysilicon layer. The inter-poly dielectric stack contains two silicon oxynitride layers separated by a silicon nitride layer.


Find Patent Forward Citations

Loading…