The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Oct. 06, 2009
Filed:
Sep. 04, 2007
Weon-ho Park, Suwon-si, KR;
Sang-soo Kim, Suwon-si, KR;
Hyun-khe Yoo, Suwon-si, KR;
Sung-chul Park, Seoul, KR;
Byoung-ho Kim, Suwon-si, KR;
Ju-ri Kim, Seoul, KR;
Seung-beom Yoon, Suwon-si, KR;
Jeong-uk Han, Suwon-si, KR;
Weon-Ho Park, Suwon-si, KR;
Sang-Soo Kim, Suwon-si, KR;
Hyun-Khe Yoo, Suwon-si, KR;
Sung-Chul Park, Seoul, KR;
Byoung-Ho Kim, Suwon-si, KR;
Ju-Ri Kim, Seoul, KR;
Seung-Beom Yoon, Suwon-si, KR;
Jeong-Uk Han, Suwon-si, KR;
Samsung Electronics Co., Ltd., Gyeonggi-do, KR;
Abstract
A device is described comprising a substrate of a first conductivity type having a first dopant concentration, a first well formed in the substrate, a second well of the first conductivity type formed in the substrate and being deeper than the first well, the second well having a higher dopant concentration than the first dopant concentration, and a nonvolatile memory cell formed on the second well. A device is described comprising four wells of various conductivity types with a nonvolatile memory cell formed on the second well. A device is described comprising a plurality of wells for isolating transistors of a plurality of voltage ranges, wherein each one of the plurality of wells contains at least one transistor of a particular voltage range, and wherein transistors of only one of the plurality of voltage ranges are within each of the plurality of wells. A method is described of isolating transistors of a first voltage range from transistors of another voltage range, comprising forming a first well to hold transistors only of a first particular voltage range, and forming a second well to hold transistors only of a second particular voltage range.