The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 22, 2009

Filed:

May. 23, 2007
Applicants:

Vaidyanathan Kripesh, Singapore, SG;

Mihai Dragos Rotaru, Singapore, SG;

Ganesh Vetrivel Periasamy, Singapore, SG;

Seung Uk Yoon, Singapore, SG;

Ranganathan Nagarajan, Singapore, SG;

Inventors:

Vaidyanathan Kripesh, Singapore, SG;

Mihai Dragos Rotaru, Singapore, SG;

Ganesh Vetrivel Periasamy, Singapore, SG;

Seung Uk Yoon, Singapore, SG;

Ranganathan Nagarajan, Singapore, SG;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/52 (2006.01); H01L 23/48 (2006.01); H01L 29/40 (2006.01); H01L 21/768 (2006.01); H01L 21/4763 (2006.01);
U.S. Cl.
CPC ...
Abstract

A new method to form shielded vias with microstrip ground plane in the manufacture of an integrated circuit device is achieved. The method comprises, first, providing a substrate. The substrate is etched through to form holes for planned shielded vias with microstrip ground plane. A first dielectric layer is formed overlying the top side of the substrate and lining the holes. A first conductive layer is deposited overlying the first dielectric layer and lining the holes. A second dielectric layer is deposited overlying the first conductive layer and lining the holes. A second conductive layer is deposited overlying the second dielectric layer and filling the holes. The second conductive layer is planarized to confine the second conductive layer to the holes and to thereby complete the shielded vias with microstrip ground plane. Silicon carrier modules and stacked, multiple integrated circuit modules are formed using shielded vias with microstrip ground plane to improve RF performance.


Find Patent Forward Citations

Loading…