The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 18, 2009

Filed:

Nov. 21, 2007
Applicants:

Chang-woo OH, Gyeonggi-do, KR;

Dong-gun Park, Gyeonggi-do, KR;

Jeong-dong Choe, Gyeonggi-do, KR;

Kyoung-hwan Yeo, Seoul, KR;

Inventors:

Chang-Woo Oh, Gyeonggi-do, KR;

Dong-Gun Park, Gyeonggi-do, KR;

Jeong-Dong Choe, Gyeonggi-do, KR;

Kyoung-Hwan Yeo, Seoul, KR;

Assignee:

Samsung Electronics Co., Ltd., Suwon-si, Gyeonggi-do, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/337 (2006.01);
U.S. Cl.
CPC ...
Abstract

A semiconductor device employs an asymmetrical buried insulating layer, and a method of fabricating the same. The semiconductor device includes a lower semiconductor substrate. An upper silicon pattern is located on the lower semiconductor substrate. The upper silicon pattern includes a channel region, and a source region and a drain region spaced apart from each other by the channel region. A gate electrode is electrically insulated from the upper silicon pattern and intersects over the channel region. A bit line and a cell capacitor are electrically connected to the source region and the drain region, respectively. A buried insulating layer is interposed between the drain region and the lower semiconductor substrate. The buried insulating layer has an extension portion partially interposed between the channel region and the lower semiconductor substrate.


Find Patent Forward Citations

Loading…