The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Mar. 24, 2009
Filed:
Jan. 15, 2004
Dae-woong Kang, Seoul, KR;
Hong-soo Kim, Gyeonggi-do, KR;
Jung-dal Choi, Gyeonggi-do, KR;
Kyu-charn Park, Gyeonggi-do, KR;
Seong-soon Cho, Gyeonggi-Do, KR;
Yong-sik Yim, Gyeonggi-do, KR;
Sung-nam Chang, Gyeonggi-do, KR;
Dae-Woong Kang, Seoul, KR;
Hong-Soo Kim, Gyeonggi-do, KR;
Jung-Dal Choi, Gyeonggi-do, KR;
Kyu-Charn Park, Gyeonggi-do, KR;
Seong-Soon Cho, Gyeonggi-Do, KR;
Yong-Sik Yim, Gyeonggi-do, KR;
Sung-Nam Chang, Gyeonggi-do, KR;
Samsung Electronics Co., Ltd., Suwon-si, Gyeonggi-do, KR;
Abstract
Methods of fabricating a semiconductor device having multi-gate insulation layers and semiconductor devices fabricated thereby are provided. The method includes forming a pad insulation layer and an initial high voltage gate insulation layer on a first region and a second region of a semiconductor substrate respectively. The initial high voltage gate insulation layer is formed to be thicker than the pad insulation layer. A first isolation layer that penetrates the pad insulation layer and is buried in the semiconductor substrate is formed to define a first active region in the first region, and a second isolation layer that penetrates the initial high voltage gate insulation layer and is buried in the semiconductor substrate is formed to define a second active region in the second region. The pad insulation layer is then removed to expose the first active region. A low voltage gate insulation layer is formed on the exposed first active region. Accordingly, it can minimize a depth of recessed regions (dent regions) to be formed at edge regions of the first isolation layer during removal of the pad insulation layer, and it can prevent dent regions from being formed at edge regions of the second isolation layer.