The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 01, 2008

Filed:

Jun. 14, 2005
Applicants:

Frank O'mahony, San Carlos, CA (US);

Mark A. Anders, Hillsboro, OR (US);

Krishnamurthy Soumyanath, Portland, OR (US);

Inventors:

Frank O'Mahony, San Carlos, CA (US);

Mark A. Anders, Hillsboro, OR (US);

Krishnamurthy Soumyanath, Portland, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 27/10 (2006.01); H01L 23/52 (2006.01); H01L 23/522 (2006.01); H01R 12/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

A low loss on-die interconnect structure includes first and second differential signal lines on one of the metal layers of a microelectronic die. One or more traces may also be provided on another metal layer of the die that are non-parallel (e.g., orthogonal) to the differential signal lines. Because the traces are non-parallel, they provide a relatively high impedance return path for signals on the differential signal lines. Thus, a signal return path through the opposite differential line predominates for the signals on the differential lines. In one application, the low loss interconnect structure is used within an on-die salphasic clock distribution network.


Find Patent Forward Citations

Loading…