The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jan. 29, 2008
Filed:
Dec. 29, 2005
Stefanos Sidiropoulos, Palo Alto, CA (US);
Marc Loinaz, Palo Alto, CA (US);
R. Shekhar Narayanaswami, Palo Alto, CA (US);
Nikhil Acharya, Mountain View, CA (US);
Dean Liu, Sunnyvale, CA (US);
Stefanos Sidiropoulos, Palo Alto, CA (US);
Marc Loinaz, Palo Alto, CA (US);
R. Shekhar Narayanaswami, Palo Alto, CA (US);
Nikhil Acharya, Mountain View, CA (US);
Dean Liu, Sunnyvale, CA (US);
NetLogic Microsystems, Inc., Mountain View, CA (US);
Abstract
A frequency synthesis circuit includes a phase locked loop and an interpolator circuit. The phase locked loop circuit receives a reference clock and a feedback clock and generates an output clock with a frequency based on the reference clock and the feedback clock. An interpolator circuit is coupled in the feedback path of the phase locked loop circuit. An interpolator control circuit generates an interpolator control word that specifies a variable time delay for the interpolator circuit. The interpolator circuit receives the output clock, and generates the feedback clock by introducing a variable time delay in the output clock in accordance with the interpolator control word. The time variable delay varies the frequency of the output circuit. Embodiments for frequency synthesis circuits that include a spread spectrum frequency clock generator, frequency modulators, and a fixed frequency clock generator circuit are disclosed.