The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 05, 2007

Filed:

Oct. 15, 2004
Applicants:

Nobumitsu Takase, Tokyo, JP;

Shinsuke Sadamitsu, Tokyo, JP;

Takayuki Kihara, Tokyo, JP;

Masataka Hourai, Tokyo, JP;

Inventors:

Nobumitsu Takase, Tokyo, JP;

Shinsuke Sadamitsu, Tokyo, JP;

Takayuki Kihara, Tokyo, JP;

Masataka Hourai, Tokyo, JP;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
C30B 15/20 (2006.01);
U.S. Cl.
CPC ...
Abstract

A high resistivity p type silicon wafer with a resistivity of 100 Ωcm or more, in the vicinity of the surface being formed denuded zone, wherein when a heat treatment in the device fabrication process is performed, a p/n type conversion layer due to thermal donor generation is located at a depth to be brought into contact with neither any device active region nor depletion layer region formed in contact therewith or at a depth more than 8 μm from the surface, and a method for fabricating the same. The high resistivity silicon wafer can cause the influence of thermal donors to disappear without reducing the soluble oxygen concentration in the wafer, whereby even if various heat treatments are performed in the device fabrication process, devices such as CMOS that offer superior characteristics can be fabricated. The wafer has wide application as a substrate for a high-frequency integrated circuit device.


Find Patent Forward Citations

Loading…