The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 29, 2007
Filed:
Jan. 28, 2005
William R. Migatz, Wappingers Falls, NY (US);
Paul M. Campbell, Beacon, NY (US);
David J. Hathaway, Underhill, VT (US);
David S. Kung, Chappaqua, NY (US);
Ruchir Puri, Baldwin Place, NY (US);
Louise H. Trevillyan, Katonah, NY (US);
William R. Migatz, Wappingers Falls, NY (US);
Paul M. Campbell, Beacon, NY (US);
David J. Hathaway, Underhill, VT (US);
David S. Kung, Chappaqua, NY (US);
Ruchir Puri, Baldwin Place, NY (US);
Louise H. Trevillyan, Katonah, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A method, system and program product are described for generating a clock distribution network on an integrated circuit by determining an allowable placement region for each of a set of clock tree leaf elements in the integrated circuit. This allowable placement region is generated by determining and intersecting a set of sub-regions under different constraints, each of which identifies an area in which the clock tree leaf element is placed to satisfy the respective constraint. Constraints for which sub-regions are determined include timing constraints in the form of slacks and congestion constraints. After allowable placement regions have been determined, the clock tree leaf elements are clustered, and each clock tree leaf element is placed at a location within its allowable placement region which minimizes some cost function for that clustering.