The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 15, 2007

Filed:

Nov. 16, 2005
Applicants:

Chiou-feng Chen, Santa Clara, CA (US);

Caleb Yu-sheng Cho, Hsinchu, TW;

Ming-jer Chen, Hsinchu, TW;

Der-tsyr Fan, Hsinchu, TW;

Prateep Tuntasood, Santa Clara, CA (US);

Inventors:

Chiou-Feng Chen, Santa Clara, CA (US);

Caleb Yu-Sheng Cho, Hsinchu, TW;

Ming-Jer Chen, Hsinchu, TW;

Der-Tsyr Fan, Hsinchu, TW;

Prateep Tuntasood, Santa Clara, CA (US);

Assignee:

Silicon Storage Technology, Inc, Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/336 (2006.01);
U.S. Cl.
CPC ...
Abstract

Self-aligned split-gate NAND flash memory cell array and process of fabrication in which rows of self-aligned split-gate cells are formed between a bit line diffusion and a common source diffusion in the active area of a substrate. Each cell has control and floating gates which are stacked and self-aligned with each other, and erase and select gates which are split from and self-aligned with the stacked gates, with select gates at both ends of each row which partially overlap the bit line the source diffusions. The channel regions beneath the erase gates are heavily doped to reduce the resistance of the channel between the bit line and source diffusions, and the floating gates are surrounded by the other gates in a manner which provides significantly enhanced high voltage coupling to the floating gates from the other gates. The memory cells are substantially smaller than prior art cells, and the array is biased so that all of the memory cells in it can be erased simultaneously, while programming is bit selectable.


Find Patent Forward Citations

Loading…