The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 08, 2007

Filed:

Sep. 07, 2004
Applicants:

Ming-hong Lai, Tao-Yuan, TW;

Chao-kai Chang, Tao-Yuan, TW;

Chia-chi Chu, Tao-Yuan, TW;

Wu-shiung Feng, Tao-Yuan, TW;

Inventors:

Ming-Hong Lai, Tao-Yuan, TW;

Chao-Kai Chang, Tao-Yuan, TW;

Chia-Chi Chu, Tao-Yuan, TW;

Wu-Shiung Feng, Tao-Yuan, TW;

Assignee:

Chang Gung University, Tao-Yuan, TW;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 17/50 (2006.01);
U.S. Cl.
CPC ...
Abstract

A method for low power clock tree synthesis using buffer insertion, removal and resizing for high-speed VLSI design is proposed. A developed tool can be embedded in the existing clock tree synthesis design flow to ensure satisfying both specifying database constrains and clock skew constrains. For a given clock tree netlist, location information of buffers, parameters of wires and buffers' timing and power library are all included. Buffer delay and wire delay of the given clock tree netlist are calculated first. Then, a feasible solution is solved if an input netlist is not feasible for given constrains. Finally, a modified low power clock tree netlist, which satisfies timing specifications, is obtained using the proposed method.


Find Patent Forward Citations

Loading…