The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 08, 2007

Filed:

Jul. 19, 2005
Applicants:

Kevin J. Gearhardt, Fort Collins, CO (US);

Anita M. Ekren, Loveland, CO (US);

Inventors:

Kevin J. Gearhardt, Fort Collins, CO (US);

Anita M. Ekren, Loveland, CO (US);

Assignee:

LSI Logic Corporation, Milpitas, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G01R 31/28 (2006.01); G06F 11/00 (2006.01); G06F 1/12 (2006.01); G06F 1/00 (2006.01); G01R 23/00 (2006.01); H03B 19/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

An integrated circuit, where a hard macro is resident within the integrated circuit. The hard macro receives a clock signal at a frequency that is below the operational frequency of the integrated circuit, and produces a clock signal having a frequency that is at least equal to the operational frequency of the integrated circuit. The hard macro has a first input that receives a first signal from the tester. A second input receives a second signal from the tester, offset by substantially ninety degrees from the phase of the first signal. A speed select input receives a signal, where the signal is selectively set at one of a logical high indicating a first multiplier to be applied in the hard macro, and a logical low indicating a second multiplier to be applied in the hard macro. A clock multiplication circuit receives the first signal, selectively receives the second signal, and receives the speed select signal, and produces the clock signal. The clock signal is a multiple of the tester frequency that is dependent at least in part upon the setting of the speed select signal and the tester frequency. An input receives the clock signal from the hard macro and provides the clock signal to the integrated circuit during testing.


Find Patent Forward Citations

Loading…