The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Aug. 29, 2006
Filed:
Feb. 10, 2005
Andrew James Bianchi, Austin, TX (US);
Yuen Hung Chan, Poughkeepsie, NY (US);
William Vincent Huott, Holmes, NY (US);
Michael Ju Hyeok Lee, Austin, TX (US);
Edelmar Seewann, Austin, TX (US);
Philip George Shephard, Iii, Round Rock, TX (US);
Andrew James Bianchi, Austin, TX (US);
Yuen Hung Chan, Poughkeepsie, NY (US);
William Vincent Huott, Holmes, NY (US);
Michael Ju Hyeok Lee, Austin, TX (US);
Edelmar Seewann, Austin, TX (US);
Philip George Shephard, III, Round Rock, TX (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
An apparatus and method is provided that combines both self test and functional features in a single latch circuit, which may be used with an SRAM array and is usefully embodied as an L1-L2 latch. During partial writes from an SRAM array, data bits of unknown state are inhibited from entering the latch circuit, while data for testing is allowed to enter. In one useful embodiment of the invention the latch circuit is used with a mode control that provides mode select signals to operate the latch circuit in one of a plurality of modes, including at least full write and partial write modes. The latch circuit further includes a data hold circuit for selectively receiving and storing data coupled to the latch circuit. A first enabling circuit responsive to the mode select signals enables the hold circuit to receive all the data contained in the array during a full write mode, and further enables the hold circuit to receive only some of the data bits contained in the array during a partial write mode.