The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 16, 2006

Filed:

Jul. 30, 2004
Applicants:

Ki-chul Kim, Gyeonggi-do, KR;

Jin-hee Kim, Gyeonggi-do, KR;

Sung-ho Kim, Gyeonggi-do, KR;

Geum-jong Bae, Gyeonggi-do, KR;

Inventors:

Ki-Chul Kim, Gyeonggi-do, KR;

Jin-Hee Kim, Gyeonggi-do, KR;

Sung-Ho Kim, Gyeonggi-do, KR;

Geum-Jong Bae, Gyeonggi-do, KR;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/336 (2006.01); H01L 29/3205 (2006.01); H01L 29/4763 (2006.01); H01L 29/302 (2006.01);
U.S. Cl.
CPC ...
Abstract

There is provided a method of fabricating a local SONOS type gate structure and a method of fabricating a nonvolatile memory cell having the same. The method includes forming a gate dielectric layer on a semiconductor substrate. A gate pattern, including a gate electrode and a hard mask layer pattern which are sequentially stacked, is formed on the gate dielectric layer. Then, a recess is formed on the boundary of the gate pattern and the gate dielectric layer. The recess is formed on one side wall of the gate pattern, and is prevented from forming on the other side wall of the gate pattern. A tunnel layer and a trapping dielectric layer are sequentially formed on substantially the entire surface of the semiconductor substrate having the recess formed thereon to fill the recess. At least a portion of the trapping dielectric layer is formed inside the recess.


Find Patent Forward Citations

Loading…