The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Apr. 25, 2006
Filed:
Nov. 26, 2003
Samir Chaudhry, Orlando, FL (US);
Paul Arthur Layman, Orlando, FL (US);
John Russell Mcmacken, Orlando, FL (US);
Ross Thomson, Clermont, FL (US);
Jack Qingsheng Zhao, Orlando, FL (US);
Samir Chaudhry, Orlando, FL (US);
Paul Arthur Layman, Orlando, FL (US);
John Russell McMacken, Orlando, FL (US);
Ross Thomson, Clermont, FL (US);
Jack Qingsheng Zhao, Orlando, FL (US);
Agere Systems Inc., Allentown, PA (US);
Abstract
An architecture for creating a vertical JFET. Generally, an integrated circuit structure includes a semiconductor area with a major surface formed along a plane and a first source/drain doped region formed in the surface. A second doped region forming a channel of different conductivity type than the first region is positioned over the first region. A third doped region is formed over the second doped region having an opposite conductivity type with respect to the second doped region, and forming a source/drain region. A gate is formed over the channel to form a vertical JFET. In an associated method of manufacturing the semiconductor device, a first source/drain region is formed in a semiconductor layer. A field-effect transistor gate region, including a channel and a gate electrode, is formed over the first source/drain region. A second source/drain region is then formed over the channel having the appropriate conductivity type.