The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 24, 2006

Filed:

May. 24, 2004
Applicants:

Tony Ngai, Campbell, CA (US);

Bruce Pedersen, San Jose, CA (US);

Sergey Shumarayev, San Leandro, CA (US);

James Schleicher, Santa Clara, CA (US);

Wei-jen Huang, Burlingame, CA (US);

Michael Hutton, Palo Alto, CA (US);

Victor Maruri, Mountain View, CA (US);

Rakesh Patel, Cupertino, CA (US);

Peter J. Kazarian, Cupertino, CA (US);

Andrew Leaver, Palo Alto, CA (US);

David W. Mendel, Sunnyvale, CA (US);

Jim Park, San Jose, CA (US);

Inventors:

Tony Ngai, Campbell, CA (US);

Bruce Pedersen, San Jose, CA (US);

Sergey Shumarayev, San Leandro, CA (US);

James Schleicher, Santa Clara, CA (US);

Wei-Jen Huang, Burlingame, CA (US);

Michael Hutton, Palo Alto, CA (US);

Victor Maruri, Mountain View, CA (US);

Rakesh Patel, Cupertino, CA (US);

Peter J. Kazarian, Cupertino, CA (US);

Andrew Leaver, Palo Alto, CA (US);

David W. Mendel, Sunnyvale, CA (US);

Jim Park, San Jose, CA (US);

Assignee:

Altera Corporation, San Jose, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03K 19/177 (2006.01);
U.S. Cl.
CPC ...
Abstract

A programmable logic integrated circuit device has a plurality of regions of programmable logic disposed on the device in a plurality of intersecting rows and columns of such regions. Interconnection resources (e.g., interconnection conductors, signal buffers/drivers, programmable connectors, etc.) are provided on the device for making programmable interconnections to, from, and/or between the regions. At least some of these interconnection resources are provided in two forms that are architecturally similar (e.g., with similar and substantially parallel routing) but that have significantly different signal propagation speed characteristics. For example, a major or larger portion of such dual-form interconnection resources may have what may be termed normal signal speed, while a smaller minor portion may have significantly faster signal speed. Secondary (e.g., clock and clear) signal distribution may also be enhanced, and so may be input/output circuitry and cascade connections between adjacent or nearby logic modules on the device.


Find Patent Forward Citations

Loading…