The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 15, 2005
Filed:
Nov. 17, 2003
Cheryl Senter Brashears, San Jose, CA (US);
Johannes Wang, Redwood City, CA (US);
Le Trong Nguyen, Monte Sereno, CA (US);
Derek J. Lentz, Los Gatos, CA (US);
Yoshiyuki Miyayama, Nagano-ken, JP;
Sanjiv Garg, Freemont, CA (US);
Yasuaki Hagiwara, Santa Clara, CA (US);
Te-li Lau, Palo Alto, CA (US);
Sze-shun Wang, San Diego, CA (US);
Quang H. Trang, Sunnyvale, CA (US);
Cheryl Senter Brashears, San Jose, CA (US);
Johannes Wang, Redwood City, CA (US);
Le Trong Nguyen, Monte Sereno, CA (US);
Derek J. Lentz, Los Gatos, CA (US);
Yoshiyuki Miyayama, Nagano-ken, JP;
Sanjiv Garg, Freemont, CA (US);
Yasuaki Hagiwara, Santa Clara, CA (US);
Te-Li Lau, Palo Alto, CA (US);
Sze-Shun Wang, San Diego, CA (US);
Quang H. Trang, Sunnyvale, CA (US);
Seiko Epson Corporation, Tokyo, JP;
Abstract
The present invention provides a system and method for managing load and store operations necessary for reading from and writing to memory or I/O in a superscalar RISC architecture environment. To perform this task, a load store unit is provided whose main purpose is to make load requests out of order whenever possible to get the load data back for use by an instruction execution unit as quickly as possible. A load operation can only be performed out of order if there are no address collisions and no write pendings. An address collision occurs when a read is requested at a memory location where an older instruction will be writing. Write pending refers to the case where an older instruction requests a store operation, but the store address has not yet been calculated. The data cache unit returns 8 bytes of unaligned data. The load/store unit aligns this data properly before it is returned to the instruction execution unit. Thus, the three main tasks of the load store unit are: (1) handling out of order cache requests; (2) detecting address collisions; and (3) alignment of data.