The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Oct. 04, 2005
Filed:
Oct. 28, 2003
Leo Mathew, Austin, TX (US);
Rode R. Mora, Austin, TX (US);
Bich-yen Nguyen, Austin, TX (US);
Tab A. Stephens, Austin, TX (US);
Anne M. Vandooren, Meylan, FR;
Leo Mathew, Austin, TX (US);
Rode R. Mora, Austin, TX (US);
Bich-Yen Nguyen, Austin, TX (US);
Tab A. Stephens, Austin, TX (US);
Anne M. Vandooren, Meylan, FR;
Freescale Semiconductor, Inc., Austin, TX (US);
Abstract
A semiconductor fabrication process includes forming a silicon fin overlying a substrate. A gate dielectric is formed on primary faces of the fin. A gate electrode is formed over at least two faces of the fin. Dielectric spacers are then selectively formed in close proximity and confined to the sidewalls of the gate electrode thereby leaving a majority of the primary fin faces exposed. Thereafter a silicide is formed on the primary fin faces. The forming of the gate electrode in one embodiment includes depositing polysilicon over the fin and substrate, depositing a capping layer over the polysilicon, patterning photoresist over the capping layer and etching through the capping layer and the polysilicon with the patterned photoresist in place wherein the etching produces a polysilicon width that is less than a width of the capping layer to create voids under the capping layer adjacent sidewalls of the polysilicon where the confined spacers can be formed.