The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 15, 2005

Filed:

Oct. 28, 1999
Applicants:

Mark T. Ramsbey, Sunnyvale, CA (US);

Robert B. Ogle, San Jose, CA (US);

Tommy C. Hsiao, Mountain View, CA (US);

Angela T. Hui, Fremont, CA (US);

Tuan Duc Pham, Santa Clara, CA (US);

Marina V. Plat, San Jose, CA (US);

Lewis Shen, Saratoga, CA (US);

Inventors:

Mark T. Ramsbey, Sunnyvale, CA (US);

Robert B. Ogle, San Jose, CA (US);

Tommy C. Hsiao, Mountain View, CA (US);

Angela T. Hui, Fremont, CA (US);

Tuan Duc Pham, Santa Clara, CA (US);

Marina V. Plat, San Jose, CA (US);

Lewis Shen, Saratoga, CA (US);

Assignee:

Advanced Micro Devices, Inc., Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L021/336 ;
U.S. Cl.
CPC ...
Abstract

An improved method of making a flash memory cell including a substrate having a floating gate of a first thickness includes depositing an insulator on the substrate and over the floating gate. The insulator is preferably a high quality oxide. A portion of the insulator not covering the floating gate has a second thickness which is greater than the first thickness of the floating gate. The method further includes polishing the insulator until the second thickness is substantially equal to the first thickness. Polishing results in a planar floating gate and insulator layer. The method further includes sequentially depositing a dielectric layer and a control gate layer on the planar floating gate and insulator layer and then etching these layers to complete the stacked gate structure of the memory cell.


Find Patent Forward Citations

Loading…