The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 01, 2004

Filed:

Dec. 11, 2001
Applicant:
Inventors:

Takehito Ushiki, Fukushima-ken, JP;

Hitoshi Tsunoda, Gunma-ken, JP;

Assignee:
Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 2/146 ; H01L 2/1302 ;
U.S. Cl.
CPC ...
H01L 2/146 ; H01L 2/1302 ;
Abstract

There are disclosed a semiconductor wafer which has undulation components on wafer back surface and/or wafer front surface of 10 &mgr;m or less represented in terms of power spectrum density at least for the components at a wavelength of 10 mm; method for producing a semiconductor wafer by polishing front surface of the semiconductor wafer which is held at its back surface, which utilizes a semiconductor wafer to be polished having undulation components on wafer back surface of 10 &mgr;m or less represented in terms of power spectrum density at least for the components at a wavelength of 10 mm; and wafer chuck provided with a holding surface for holding a wafer by chucking, wherein the holding surface has undulation components of 10 &mgr;m or less represented in terms of power spectrum density at least for the components at a wavelength of 10 mm. According to the present invention, undulation components of semiconductor wafers can be quantitatively evaluated, and thereby there can be provided a semiconductor wafer free from surface undulation components, a method for producing such a semiconductor wafer, and a wafer chuck therefor. Such undulation components may cause problems upon lithography, device separation and the like in the device-processing steps.


Find Patent Forward Citations

Loading…