The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 04, 2004

Filed:

Apr. 10, 2003
Applicant:
Inventors:

Bonnie Wang, Cupertino, CA (US);

Chiakang Sung, Milpitas, CA (US);

Khai Nguyen, San Jose, CA (US);

Joseph Huang, San Jose, CA (US);

Xiaobao Wang, Santa Clara, CA (US);

In Whan Kim, San Jose, CA (US);

Gopi Rangan, Santa Clara, CA (US);

Yan Chong, Stanford, CA (US);

Phillip Pan, Freemont, CA (US);

Tzung-Chin Chang, San Jose, CA (US);

Assignee:

Altera Corporation, San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K 2/100 ; H03K 2/300 ; H03K 2/500 ;
U.S. Cl.
CPC ...
H03K 2/100 ; H03K 2/300 ; H03K 2/500 ;
Abstract

A digital, preferably programmable, circuit is disclosed for providing one or more clock signals with variable frequency and/or phase. The clock signals exhibit a low amount of skew relative to other clock signals and data signals provided by the circuit. In one embodiment, the circuit includes a plurality of channels each having a parallel-in/serial-out shift register, a flip-flop, and a delay circuit. The shift register can receive data bits in data channels or clock frequency select bits in frequency-divided clock channels. The serial output from the register acts as an input for the flip flop, both of which are triggered by an input reference clock. The delay circuit delays the input reference clock. In each channel, a multiplexer is configured to select the clock or data channel output from the register, flip-flop, and delay circuit outputs. Since the delays in all output paths are matched, skew is minimized.


Find Patent Forward Citations

Loading…