The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 13, 2004

Filed:

Apr. 23, 2002
Applicant:
Inventors:

Toshio Miyamoto, Kokubunji, JP;

Ichiro Anjo, Koganei, JP;

Asao Nishimura, Koganei, JP;

Yoshihide Yamaguchi, Fujisawa, JP;

Assignee:
Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 2/710 ; H01L 2/973 ; H01L 2/7108 ; H01L 2/976 ; H01L 2/994 ; H01L 3/1119 ; H01L 2/348 ; H01L 2/352 ; H01L 2/940 ;
U.S. Cl.
CPC ...
H01L 2/710 ; H01L 2/973 ; H01L 2/7108 ; H01L 2/976 ; H01L 2/994 ; H01L 3/1119 ; H01L 2/348 ; H01L 2/352 ; H01L 2/940 ;
Abstract

Disclosed is a technique capable of enhancing the degree of freedom in the layout of a rerouting layer in a wafer level CSP in which defect repairing is performed by cutting a fuse. More specifically, after the defect repairing is performed by irradiating a laser beam to a fuse, an organic passivation layer (photo-sensitive polyimide layer) is filled in a fuse opening. Thereafter, a rerouting layer, a bump land, an uppermost wiring layer, and a solder bump are formed on the organic passivation layer. In the following steps of the defect repairing, the baking process to cure an elastomer layer and the uppermost protection layer is conducted at a temperature below 260° C. in order to prevent the variance of the refresh times of memory cells.


Find Patent Forward Citations

Loading…