The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 09, 2002

Filed:

Feb. 08, 2001
Applicant:
Inventors:

Philippe Coronel, Massy, FR;

Renzo Maccagnan, Villabe, FR;

Philippe Lacombe, Paris, FR;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 2/176 ; H01L 2/1311 ; H01L 2/1302 ; H01L 2/1461 ; H01L 2/131 ;
U.S. Cl.
CPC ...
H01L 2/176 ; H01L 2/1311 ; H01L 2/1302 ; H01L 2/1461 ; H01L 2/131 ;
Abstract

The method of the present invention applies to any semiconductor structure provided with polysilicon filled deep trenches formed in a silicon substrate coated by a Si3N4 pad layer both in the “array” and “kerf” areas. First, a photoresist mask is formed onto the structure and patterned to expose the deep trenches only in the “array” areas. Deep trenches are then anisotropically dry etched to create recesses having a determined depth. Next, the photoresist mask is removed only in the “array” areas. A step of anisotropic dry etching is now performed to extend said recesses down to the desired depth to create the shallow isolation trenches. The photoresist mask is totally removed. A layer of oxide (STI oxide) is conformally deposited by LPCVD onto the structure to fill said shallow isolation trenches in excess. The structure is planarized to create the STI oxide regions and expose deep trenches in the “kerf” areas. The polysilicon in these deep trenches is partially or totally removed by etching. Finally, the Si3N4 pad layer is eliminated, creating recesses that will be used as alignment marks for the subsequent photolithography steps. If the polysilicon is not etched, the above method will produce polysilicon bumps instead that can be used for the same purpose.


Find Patent Forward Citations

Loading…