The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Feb. 12, 2002
Filed:
Feb. 04, 1999
Efraim Aloni, Haifa, IL;
Shai Kfir, Kiryat Tivon, IL;
Menchem Vofsy, Kiryat Tivon, IL;
Avi Ben-Guigui, Kiryat Tivon, IL;
Tower Semiconductor Ltd., Migdal Haemek, IL;
Abstract
A fieldless array of floating gate transistors is fabricated by forming an oxide-nitride-oxide (ONO) layer over a semiconductor substrate. A mask is formed over the ONO layer, the mask having openings that define a plurality of bit line regions of the floating gate transistors in the substrate. A first impurity is implanted into the bit line regions of the substrate, wherein the first impurity is implanted through the ONO layer, through the openings of the mask. The first impurity is implanted at various angles, such that the first impurity is implanted in the substrate at locations beneath the mask. The upper oxide and nitride layers of the ONO layer are subsequently etched through the mask openings. A second impurity is implanted in the substrate through the openings of the mask. The mask is removed, and the substrate is oxidized, thereby forming bit line oxide regions over the bit line regions, and floating gate structures. A plurality of gate electrodes are formed over the bit line oxide regions and the floating gate structures, thereby completing the fieldless array of floating gate transistors. Process steps are also provided for fabricating high voltage and low voltage CMOS transistors on the same wafer as the fieldless array.