The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 17, 2001
Filed:
Jan. 28, 2000
Tzu-Min Cheng, Hsin-Chu, TW;
Chin-Hui Lee, Taipei, TW;
United Microelectronics Corp., Hsin-chu, TW;
Abstract
The present invention provides a method of forming a passivation layer of a DRAM on a semiconductor wafer. The semiconductor wafer comprises a silicon substrate, and two adjacent gates positioned on the surface of the silicon substrate wherein each gate comprises a spacer on each of two opposite walls. The method comprises forming a first silicon-oxygen-nitride layer of predetermined thickness on the semiconductor wafer, forming a second silicon-oxygen-nitride layer of predetermined thickness on the first silicon-oxygen-nitride layer and forming a BPSG (borophosphosilicate glass) layer uniformly on the second silicon-oxygen-nitride to planarize the surface of the semiconductor wafer. The BPSG layer is used as a dielectric layer. The first silicon-oxygen-nitride layer serves as diffusion barrier layer to prevent diffusion of boron and phosphorous from the BPSG layer into the silicon substrate. The second silicon-oxygen-nitride layer is used as an etching stop layer. The first and the second silicon-oxygen-nitride layers together constitute the passivation layer of the DRAM. The extinction coefficient of the first layer is smaller than that of the second layer, and the extinction coefficient of the first and the second layers is between 0.3 and 0.8.