The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 26, 2001

Filed:

Mar. 29, 1999
Applicant:
Inventors:

William David Higdon, Greentown, IN (US);

Shing Yeh, Kokomo, IN (US);

Assignee:

Delphi Technologies, Inc., Troy, MI (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
B32B 3/00 ;
U.S. Cl.
CPC ...
B32B 3/00 ;
Abstract

A solder bumping method and structure for producing fine-pitch solder bump and which eliminate conventional process compatibility requirements for under bump metallurgy (UBM) and solder bump formation. The method generally entails forming an input/output pad on the surface of a semiconductor device, and then forming a metal layer on the input/output pad that will serve as the UBM of the solder bump. A plating seed layer is then formed on the UBM and on the surrounding surface of the device, after which a mask is formed on the plating seed layer and a via is formed in the mask to expose a portion of the plating seed layer overlying the UBM, and preferably portions of the plating seed layer not overlying the UBM. A solder material is then deposited on the portion of the plating seed layer exposed within the via. Because the via is not limited by the size of the UBM, the deposited solder material is able to cover an area larger than the metal layer, thereby increasing the amount of solder material available to form the solder bump without requiring a thicker mask.


Find Patent Forward Citations

Loading…