The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 27, 2000

Filed:

Mar. 25, 1998
Applicant:
Inventors:

Takahisa Yamaha, Hamamatsu, JP;

Seiji Hirade, Hamamatsu, JP;

Assignee:
Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L / ;
U.S. Cl.
CPC ...
438622 ; 438623 ; 438625 ; 438758 ; 438760 ; 438763 ; 438926 ;
Abstract

A method of fabricating a semiconductor device having a multi-layered wiring and including dummy wiring not contributing to connection of circuit elements, comprising the steps of: a) preliminarily preparing relationship between width of an isolated lower level wiring and thickness of an interlayer insulating layer with a planarized function formed on the isolated lower level wiring; b) preparing experimental results by forming dense wiring patterns in a first region on a semiconductor substrate, forming an interlayer insulating layer with a planarized function thereon, and measuring thickness of the interlayer insulating layer; c) determining a width of a dummy wiring to be disposed below an isolated upper level wiring, based on the relationship and the measuremental result; d) forming dense lower level wirings in a first region on another semiconductor substrate and a single lower level wiring having the desired width as a dummy wiring only at a location where an upper level wiring is to be formed in a second region on another semiconductor substrate, where an isolated wiring is to be formed as an upper level wiring; e) forming an interlayer insulating layer with a planarizing function to cover the lower level wirings; and f) forming an upper level wirings on the interlayer insulating layer in the first and second regions. A semiconductor device with a multi-layered wiring can be manufactured using a small quantity of data and has upper level wirings on the surfaces of a substantially same level.


Find Patent Forward Citations

Loading…