The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 05, 1999

Filed:

Feb. 19, 1997
Applicant:
Inventors:

Howard Leo Kalter, Colchester, VT (US);

John Edward Barth, Jr, Williston, VT (US);

Jeffrey Harris Dreibelbis, Williston, VT (US);

Rex Ngo Kho, Bristol, VT (US);

John Stuart Parenteau, Jr, Enosburg Falls, VT (US);

Donald Lawrence Wheater, Hinesburg, VT (US);

Yotaro Mori, Yasu Yasu, JP;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F / ;
U.S. Cl.
CPC ...
714-7 ; 714 30 ; 714718 ; 714733 ;
Abstract

An integrated chip having a DRAM embedded in logic is tested by an in-situ processor oriented BIST macro. The BIST is provided with two ROMS, one for storing test instructions and a second, which is scannable, that provides sequencing for the test instructions stored in the first ROM, as well as branching and looping capabilities. The BIST macro has, in addition, a redundancy allocation logic section for monitoring failures within the DRAM and for replacing failing word and/or data lines. By stacking the DRAM in 0.5 mb increments up to a 4.0 mb maximum or in 1.0 mb increments up to an 8 mb maximum, all of which are controlled and tested by the BIST macro, a customized chip design with a high level of granularity can be achieved and tailored to specific applications within a larger ASIC.


Find Patent Forward Citations

Loading…