The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 31, 1999

Filed:

Jul. 31, 1997
Applicant:
Inventors:

Kevin S Donnelly, San Francisco, CA (US);

Jun Kim, Redwood City, CA (US);

Bruno W Garlepp, Mountain View, CA (US);

Mark A Horowitz, Menlo Park, CA (US);

Thomas H Lee, Cupertino, CA (US);

Pak Shing Chau, San Jose, CA (US);

Jared L Zerbe, Palo Alto, CA (US);

Clemenz L Portmann, Cupertino, CA (US);

Yiu-Fai Chan, Los Altos Hills, CA (US);

Assignee:

Rambus Incorporated, Mountain View, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H03H / ;
U.S. Cl.
CPC ...
327278 ; 327241 ; 327279 ;
Abstract

Circuitry for adjusting the phase of an incoming periodic signal, typically a clock signal, throughout the entire period of the periodic signal. Phase adjustment circuitry has high resolution and employs only the number of delay elements in a delay chain necessary to span at least the period of the incoming signal or at least half the period in the case of dual chains receiving complementary clocks. Phase adjustment circuitry includes a delay chain of having a plurality of taps, a boundary detector for indicating when a tap is at a phase boundary of the incoming periodic signal, and selection circuitry for selecting one of the taps from the delay chain based on the boundary detector output and the selection circuitry input such that the selected tap is the desired phase adjustment of the incoming periodic signal and that the delay of the incoming signal is adjustable across its phase boundaries. Phase interpolation between the taps of the delay chain is employed to increase the resolution of the adjustment to the periodic signal. Duty cycle correction of the input clock and the selected output clock is employed to improve accuracy.


Find Patent Forward Citations

Loading…