The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 07, 1998

Filed:

Dec. 12, 1994
Applicant:
Inventors:

Taylor R Efland, Richardson, TX (US);

Stephen C Kwan, Plano, TX (US);

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L / ;
U.S. Cl.
CPC ...
257338 ; 257341 ; 257401 ;
Abstract

An LDMOS transistor (10) having a medium breakdown voltage and low Rsp includes a high voltage (n-) Nwell (38); a low voltage (n+) Nwell (42) formed in the high voltage Nwell (38); a drain region (64) formed in the low voltage Nwell (42); a Dwell (44) formed in the Nwell (70), the DWELL (46) including a p region (46) forming the backgate and a source region (48), a channel region (46a) defined between an edge of the source region (48) and an edge of the p region (46); and a gate (58) extending over the channel region (46a). Gate (58) extends onto a field oxide region (54) formed using a minimum photolithographic nitride opening to reduce the length of the drift region thus reducing Rsp. Rsp is also reduced by the addition of low voltage Nwell (42) to the drift region since low voltage Nwell (42) is more heavily doped than high voltage Nwell (38) thus reducing Rdson. The low voltage Nwell (42) added to the drift region also provides a reduction in breakdown voltage BV by increasing the field in the curvature region of the Dwell (46). Fabrication of transistor (10) is compatible with VLSI processes.


Find Patent Forward Citations

Loading…