The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Dec. 23, 1997
Filed:
Dec. 02, 1992
Kevin J Gearhardt, Fort Collins, CO (US);
Darrell L Pruehsner, Bellvue, CO (US);
AT&T Global Information Solutions Company, Dayton, OH (US);
Hyundai Electronics America, San Jose, CA (US);
Symbios Logic Inc., Fort Collins, CO (US);
Abstract
A scan-based logic test apparatus is provided for use with an automated test equipment (ATE) digital tester which tests scan-based logic IC devices. The test apparatus is embodied in a test card which is pluggable into a bus slot within a computer. The computer includes a permanent memory for storing scan-based pattern data including serial input pattern data and expected serial output pattern data. The test card includes an I/O interface control which interfaces the test card to the computer to permit retrieval of the scan-based pattern data from the permanent memory and which interfaces the test card to the digital tester to permit the tester to supply control signals to the test card. The test card further includes an SRAM memory which is coupled to the I/O interface control. The SRAM memory stores the scan-based pattern data including serial input pattern data and expected serial output pattern data upon retrieval thereof from the permanent memory by the I/O interface control. The test card also includes an IC device interface for coupling the IC device to the SRAM memory and the I/O interface control, such that the serial input pattern data is provided to the IC device and an responsive serial output pattern data is collected from the IC device. The responsive serial output pattern data is compared with the expected serial output pattern data to make a pass/fail decision with respect to the particular IC device under test.