The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 14, 1997

Filed:

Feb. 12, 1996
Applicant:
Inventors:

Kuljit S Bains, Folsom, CA (US);

Kenneth M Crocker, Orangevale, CA (US);

David E Freker, Folsom, CA (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F / ;
U.S. Cl.
CPC ...
395305 ;
Abstract

A method and apparatus for transferring control of a memory bus, providing access to a memory array, from a controller having control of the memory bus to a controller desiring control of the memory bus are described. The method requires generating an access request directed to the controller having control from the controller desiring control, which is then detected by the controller desiring control. A determination is made as to whether the memory bus is being used, by the controller having control, by sampling the row address strobe (#RAS) line. A fast bus transfer sequence is initiated if the memory bus is not in use, the fast transfer sequence transferring control of the memory bus to the controller desiring control after a first time period. Alternatively, a slow bus transfer sequence is initiated, when the memory bus use is over, if the memory bus is in use. The slow transfer sequence transfers control to the controller desiring control after a second time period, which is longer than the first time period and which includes a precharge period not included in the first time period. Thus when the fast transfer sequence is performed, unnecessary precharging of memory selection circuitry is avoided.


Find Patent Forward Citations

Loading…