The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Apr. 08, 1997
Filed:
Jun. 07, 1995
Takashi Akioka, Hitachi, JP;
Masahiro Iwamura, Hitachi, JP;
Atsushi Hiraishi, Hitachi, JP;
Yuji Yokoyama, Hitachi, JP;
Nozomu Matsuzaki, Hitachi, JP;
Tatsumi Yamauchi, Hitachi, JP;
Yutaka Kobayashi, Katsuta, JP;
Nobuyuki Gotou, Takasaki, JP;
Akira ide, Takasaki, JP;
Masahiro Yamamura, Takasaki, JP;
Hideaki Uchida, Takasaki, JP;
Hitachi, Ltd., Tokyo, JP;
Abstract
A semiconductor memory device which includes at least one of (1) an input buffer circuit which generates internal address signals in response to an incoming address; (2) a decoder circuit formed of plural logic gates each of which is composed of the combination of MOS and bipolar circuitry; (3) a sense amplifier circuit including a multiemitter transistor; (4) a signal or address transition detector circuit which includes input circuits each receiving, for example, an address signal of a voltage amplitude and outputting a current amplitude signal in response to a change in level of the address signal, and a detector circuit connected thereto which has a cascode amplifier arranged such that it receives current amplitude signals at an input thereof and in which the cascode amplifier input is maintained at a substantially constant voltage, in which the detection circuit detects a transition of one or more of the current amplitude signals and, in response thereto, generates an ATD signal of a voltage amplitude; and (5) an output buffer circuit, in which the decoder, sense amplifier and output buffer of the device are controlled in accordance with signals from a clock generator, which is responsive to the ATD signal.