The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Sep. 17, 1996
Filed:
Jun. 06, 1995
Willy Agatstein, El Dorado Hills, CA (US);
Mostafa Aghazadeh, Chandler, AZ (US);
Chia-pin Chiu, Phoenix, AZ (US);
Amar Ghori, El Dorada Hills, CA (US);
James R Neal, Cameron Park, CA (US);
Gregory Turturio, Chandler, AZ (US);
Intel Corporation, Santa Clara, CA (US);
Abstract
A very large scale integrated (VLSI) chip designed to operate at 3.3 volts is modified to be compatible with prior systems having a 5 volt voltage supply. A central processing unit (CPU) is fabricated at a center position on an integrated circuit chip that has an operating voltage of 3.3 volts. The chip is soldered into a pin grid array (PGA) package and a heat sink is attached on the PGA package above the CPU. A 5 volt- to- 3.3 volt voltage regulator having a 5 volt input and a 3.3 volt output is placed at an edge of the PGA package. The 3.3 volt output of the voltage regulator is connected to the 3.3 volt operating voltage input of the chip. The VCC 5V on board pins are connected to the 5 volt input of the voltage regulator and the 3.3 volt output of the voltage regulator is connected to the VCC pins of the chip. VSS ground on board pins are connected in common to both the ground terminal of the voltage regulator and the VSS pads of the chip, High performance capacitors are used to improve the transient response of the on-package voltage regulator. Dual voltage operation of the voltage regulated package is achieved by making the output of the voltage regulator available at the pins of the pin grid array (PGA) package.