The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 04, 1993
Filed:
May. 29, 1992
Toshiyuki Sakuta, Hamura, JP;
Masamichi Ishihara, Hamura, JP;
Kazuyuki Miyazawa, Iruma, JP;
Masanori Tazunoki, Hamura, JP;
Hidetoshi Iwai, Shin, JP;
Hisashi Nakamura, Shin, JP;
Yasushi Takahashi, Tachikawa, JP;
Toshio Maeda, Ohme, JP;
Hiromi Matsuura, Tokorozawa, JP;
Ryoichi Hori, Hinode, JP;
Toshio Sasaki, Hachioji, JP;
Osamu Sakai, Kodaira, JP;
Hiroyuki Uchiyama, Fuchuu, JP;
Eiji Miyamoto, Ohme, JP;
Kazuyoshi Oshima, Ohme, JP;
Yasuhiro Kasama, Tokyo, JP;
Hitachi, Ltd., Tokyo, JP;
Hitachi Vlsi Engineering Corp., Kodaira, JP;
Abstract
A semiconductor integrated circuit memory structure is provided which uses macro-cellulated circuit blocks that can permit a very large storage capability (for example, on the order of 64 Mbits in a DRAM) on a single chip. To achieve, this, a plurality of macro-cellulated memory blocks can be provided, with each of the memory blocks including a memory array as well as additional circuitry such as address selection circuits and input/output circuits. Other peripheral circuits are provided on the chip which are common to the plurality of macro-cell memory blocks. The macro-cell memory blocks themselves can be formed in an array so that their combined storage capacity will form the large overall storage capacity of the chip. The combination of the macro-cell memory blocks and the common peripheral circuitry for controlling the memory blocks permits a faster and more efficient refreshing operation for a DRAM. This is enhanced by a LOC (Lead On Chip) arrangement used in conjunction with the memory blocks.