The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 05, 2025

Filed:

Jan. 22, 2025
Applicant:

Southeast University, Nanjing, CN;

Inventors:

Weifeng Sun, Nanjing, CN;

Long Zhang, Nanjing, CN;

Siyang Liu, Nanjing, CN;

Yong Gu, Nanjing, CN;

Xiangyu Hou, Nanjing, CN;

Jie Ma, Nanjing, CN;

Longxing Shi, Nanjing, CN;

Assignee:

SOUTHEAST UNIVERSITY, Nanjing, CN;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H10D 84/03 (2025.01); H10D 30/01 (2025.01); H10D 30/65 (2025.01); H10D 62/832 (2025.01); H10D 84/01 (2025.01); H10D 84/83 (2025.01);
U.S. Cl.
CPC ...
H10D 84/035 (2025.01); H10D 30/0281 (2025.01); H10D 30/65 (2025.01); H10D 62/8325 (2025.01); H10D 84/0128 (2025.01); H10D 84/832 (2025.01);
Abstract

A conductive channel structure for SiC devices, a fully integrated SiC device and a fully integrated manufacturing process thereof are provided. The fully integrated SiC device features a low-voltage region, a first high-voltage region and a second high-voltage region separated by isolation structures on the same SiC-based chip, and integrates first and second conductivity type MOS devices. The first and second conductivity type devices employ first and second conductivity type conductive channels respectively with alternating N-type and P-type first or second conductivity type areas above them. The manufacturing process includes sequentially stacking a second conductivity type epitaxial layer and buffer layer on an N-type substrate; and within the second conductivity type buffer layer, arranging first conductivity type well regions, heavily doped regions, channel regions, second conductivity type well regions, isolation structures, heavily doped regions, and channel regions.


Find Patent Forward Citations

Loading…