The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 01, 2025

Filed:

Nov. 13, 2023
Applicant:

Adeia Semiconductor Bonding Technologies Inc., San Jose, CA (US);

Inventors:

Paul M. Enquist, Cary, NC (US);

Belgacem Haba, Saratoga, CA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 25/18 (2023.01); H01L 21/768 (2006.01); H01L 23/00 (2006.01); H01L 23/31 (2006.01); H01L 23/48 (2006.01); H01L 25/00 (2006.01); H01L 25/07 (2006.01); H10D 84/03 (2025.01); H10D 88/00 (2025.01); H10F 39/00 (2025.01);
U.S. Cl.
CPC ...
H01L 25/18 (2013.01); H01L 21/76898 (2013.01); H01L 23/3171 (2013.01); H01L 23/481 (2013.01); H01L 24/09 (2013.01); H01L 25/074 (2013.01); H01L 25/50 (2013.01); H10D 84/038 (2025.01); H10D 88/01 (2025.01); H10F 39/018 (2025.01); H10F 39/026 (2025.01); H10F 39/804 (2025.01); H10F 39/8053 (2025.01); H10F 39/8063 (2025.01); H10F 39/809 (2025.01); H10F 39/811 (2025.01); H01L 2224/02379 (2013.01); H01L 2924/1431 (2013.01); H01L 2924/1434 (2013.01);
Abstract

Stacked devices and methods of fabrication are provided. Die-to-wafer (D2W) direct-bonding techniques join layers of dies of various physical sizes, form factors, and foundry nodes to a semiconductor wafer, to interposers, or to boards and panels, allowing mixing and matching of variegated dies in the fabrication of 3D stacked devices during wafer level packaging (WLP). Molding material fills in lateral spaces between dies to enable fan-out versions of 3D die stacks with fine pitch leads and capability of vertical through-vias throughout. Molding material is planarized to create direct-bonding surfaces between multiple layers of the variegated dies for high interconnect density and reduction of vertical height. Interposers with variegated dies on one or both sides can be created and bonded to wafers. Logic dies and image sensors from different fabrication nodes and different wafer sizes can be stacked during WLP, or logic dies and high bandwidth memory (HBM) of different geometries can be stacked during WLP.


Find Patent Forward Citations

Loading…