The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 21, 2025

Filed:

Apr. 23, 2024
Applicant:

Silicon Storage Technology, Inc., San Jose, CA (US);

Inventors:

Hieu Van Tran, San Jose, CA (US);

Steven Lemke, Boulder Creek, CA (US);

Vipin Tiwari, Dublin, CA (US);

Nhan Do, Saratoga, CA (US);

Mark Reiten, Alamo, CA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 11/54 (2005.12); G06N 3/045 (2022.12); G11C 16/04 (2005.12); G11C 16/10 (2005.12); G11C 16/14 (2005.12); H10B 41/30 (2022.12); H10D 30/68 (2024.12);
U.S. Cl.
CPC ...
G11C 11/54 (2012.12); G06N 3/045 (2022.12); G11C 16/0483 (2012.12); G11C 16/10 (2012.12); G11C 16/14 (2012.12); H10B 41/30 (2023.01); H10D 30/683 (2024.12); H10D 30/6891 (2024.12); H10D 30/6892 (2024.12);
Abstract

A neural network device with synapses having memory cells each having a floating gate and a first gate over first and second portions of a channel region between source and drain regions, and a second gate over the floating gate or the source region. First lines each electrically connect the first gates in one of the memory cell rows, second lines each electrically connect the second gates in one of the memory cell rows, third lines each electrically connect the source regions in one of the memory cell rows, fourth lines each electrically connect the drain regions in one of the memory cell columns, and a plurality of transistors each electrically connected in series with one of the fourth lines. The synapses receive a first plurality of inputs as electrical voltages on gates of the transistors, and provide a first plurality of outputs as electrical currents on the third lines.


Find Patent Forward Citations

Loading…