The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 31, 2024

Filed:

Mar. 09, 2022
Applicant:

Achronix Semiconductor Corporation, Santa Clara, CA (US);

Inventors:

Hansel Desmond Dsilva, Maharashtra, IN;

Sasikala J, Tamilnadu, IN;

Abhishek Jain, New Dehli, IN;

Amit Kumar, Noida, IN;

Assignee:

Achronix Semiconductor Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G01R 27/16 (2006.01); H05K 1/02 (2006.01); H05K 1/11 (2006.01); H05K 3/00 (2006.01); H05K 3/04 (2006.01); H05K 3/40 (2006.01); H05K 3/42 (2006.01); H05K 3/46 (2006.01);
U.S. Cl.
CPC ...
H05K 1/115 (2013.01); G01R 27/16 (2013.01); H05K 1/0245 (2013.01); H05K 1/0251 (2013.01); H05K 1/0298 (2013.01); H05K 1/116 (2013.01); H05K 3/0002 (2013.01); H05K 3/046 (2013.01); H05K 3/4038 (2013.01); H05K 3/429 (2013.01); H05K 3/46 (2013.01); H05K 2203/16 (2013.01); Y10T 29/49165 (2015.01);
Abstract

Multiple designs for a multi-layer circuit may be simulated to determine impedance profiles of each design, allowing a circuit designer to select a design based on the impedance profiles. One feature that can be modified is the structure surrounding the barrels of a differential VIA on layers that are not connected to the differential VIA. Specifically, one antipad can be used that surrounds both barrels or two antipads can be used, with one antipad for each barrel. Additionally, the size of the antipad or antipads can be modified. These modifications affect the impedance of the differential VIA. Additionally, a conductive region may be placed that connects to the VIA barrel even though the circuit on the layer does not connect to the VIA. This unused pad, surrounded by a non-conductive region, also affects the impedance of the differential VIA.


Find Patent Forward Citations

Loading…