The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 24, 2024

Filed:

Sep. 01, 2023
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Dan Baum, Haifa, IL;

Michael Espig, Newberg, OR (US);

James Guilford, Northborough, MA (US);

Wajdi K. Feghali, Boston, MA (US);

Raanan Sade, Portland, OR (US);

Christopher J. Hughes, Santa Clara, CA (US);

Robert Valentine, Kiryat Tivon, IL;

Bret Toll, Hillsboro, OR (US);

Elmoustapha Ould-Ahmed-Vall, Gilbert, AZ (US);

Mark J. Charney, Lexington, MA (US);

Vinodh Gopal, Westborough, MA (US);

Ronen Zohar, Sunnyvale, CA (US);

Alexander F. Heinecke, San Jose, CA (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 9/30 (2018.01); G06F 9/38 (2018.01);
U.S. Cl.
CPC ...
G06F 9/30178 (2013.01); G06F 9/30036 (2013.01); G06F 9/3013 (2013.01); G06F 9/30145 (2013.01); G06F 9/3802 (2013.01);
Abstract

Disclosed embodiments relate to matrix compress/decompress instructions. In one example, a processor includes fetch circuitry to fetch a compress instruction having a format with fields to specify an opcode and locations of decompressed source and compressed destination matrices, decode circuitry to decode the fetched compress instructions, and execution circuitry, responsive to the decoded compress instruction, to: generate a compressed result according to a compress algorithm by compressing the specified decompressed source matrix by either packing non-zero-valued elements together and storing the matrix position of each non-zero-valued element in a header, or using fewer bits to represent one or more elements and using the header to identify matrix elements being represented by fewer bits; and store the compressed result to the specified compressed destination matrix.


Find Patent Forward Citations

Loading…