The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 08, 2024

Filed:

Feb. 17, 2022
Applicant:

Applied Materials, Inc., Santa Clara, CA (US);

Inventors:

Srinivas Gandikota, Santa Clara, CA (US);

Yixiong Yang, Fremont, CA (US);

Steven C. H. Hung, Sunnyvale, CA (US);

Tianyi Huang, Santa Clara, CA (US);

Seshadri Ganguli, Sunnyvale, CA (US);

Assignee:

Applied Materials, Inc., Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/28 (2006.01); H01L 21/324 (2006.01); H01L 21/8238 (2006.01);
U.S. Cl.
CPC ...
H01L 21/28088 (2013.01); H01L 21/28185 (2013.01); H01L 21/324 (2013.01); H01L 21/823807 (2013.01); H01L 21/823857 (2013.01);
Abstract

Methods of manufacturing and processing semiconductor devices (i.e., electronic devices) are described. Embodiments of the disclosure advantageously provide electronic devices which comprise an integrated dipole region to meet reduced thickness and lower thermal budget requirements. The electronic devices described herein comprise a source region, a drain region, and a channel separating the source region and the drain region, and a dipole region having an interfacial layer, a metal film substantially free of non-metal atoms on the interfacial layer, and a high-κ dielectric layer on the metal film. In some embodiments, the dipole region of the electronic devices comprises an interfacial layer, a high-κ dielectric layer on the interfacial layer, and a metal film on the high-κ dielectric layer. In some embodiments, the methods comprise annealing the substrate to drive particles of metal from the metal film into one or more of the interfacial layer or the high-κ dielectric layer.


Find Patent Forward Citations

Loading…