The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 02, 2024

Filed:

Feb. 04, 2021
Applicant:

Murata Manufacturing Co., Ltd., Kyoto, JP;

Inventors:

Abhijeet Paul, Poway, CA (US);

Simon Edward Willard, Irvine, CA (US);

Alain Duvallet, San Diego, CA (US);

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/78 (2006.01); H01L 21/74 (2006.01); H01L 21/84 (2006.01); H01L 27/12 (2006.01); H01L 29/10 (2006.01); H01L 29/40 (2006.01); H01L 29/66 (2006.01); H01L 29/786 (2006.01); H01L 29/06 (2006.01); H01L 29/08 (2006.01); H01L 29/423 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7838 (2013.01); H01L 21/743 (2013.01); H01L 21/84 (2013.01); H01L 27/1203 (2013.01); H01L 29/1083 (2013.01); H01L 29/1087 (2013.01); H01L 29/404 (2013.01); H01L 29/66484 (2013.01); H01L 29/7824 (2013.01); H01L 29/7831 (2013.01); H01L 29/78606 (2013.01); H01L 29/78624 (2013.01); H01L 29/0692 (2013.01); H01L 29/0878 (2013.01); H01L 29/4238 (2013.01);
Abstract

A high-voltage switching device that can be fabricated in a standard low-voltage process, such as CMOS, and more specifically SOI CMOS. Embodiments include integrated circuits that combine, in a unitary structure, a FET device and an integrated, co-fabricated modulated resistance region (MRR) controlled by one or more Voltage-Drop Modulation Gates (VDMGs). The VDMGs are generally biased independently of the gate of the FET device, and in such a way as to protect each VDMG from excessive and potentially destructive voltages. In a first embodiment, an integrated circuit high voltage switching device includes a transistor structure including a source, a gate, and an internal drain; an MRR connected to the internal drain of the transistor structure; at least one VDMG that controls the resistance of the MRR; and a drain electrically connected to the MRR. Each VDMG at least partially depletes the MRR upon application of a bias voltage.


Find Patent Forward Citations

Loading…