The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 04, 2024

Filed:

Sep. 29, 2022
Applicant:

Texas Instruments Incorporated, Dallas, TX (US);

Inventors:

Abhijeet Ashok Chachad, Plano, TX (US);

Timothy David Anderson, University Park, TX (US);

David Matthew Thompson, Dallas, TX (US);

Daniel Brad Wu, Plano, TX (US);

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 11/10 (2006.01); G06F 3/06 (2006.01); G06F 9/38 (2018.01); G06F 12/08 (2016.01); G06F 12/0811 (2016.01); G06F 12/0815 (2016.01); G06F 12/12 (2016.01); G06F 12/126 (2016.01); H04W 24/10 (2009.01); H04W 56/00 (2009.01); H04W 72/02 (2009.01); H04W 72/044 (2023.01); H04W 74/08 (2009.01); H04W 74/0833 (2024.01);
U.S. Cl.
CPC ...
G06F 11/1076 (2013.01); G06F 3/0619 (2013.01); G06F 3/064 (2013.01); G06F 3/0659 (2013.01); G06F 3/0673 (2013.01); G06F 3/0685 (2013.01); G06F 9/3816 (2013.01); G06F 12/0811 (2013.01); G06F 12/0815 (2013.01); G06F 12/126 (2013.01); H04W 24/10 (2013.01); H04W 56/001 (2013.01); H04W 72/02 (2013.01); H04W 72/044 (2013.01); H04W 74/0841 (2013.01); H04W 74/0866 (2013.01); G06F 3/0604 (2013.01); G06F 2212/608 (2013.01);
Abstract

In described examples, a processor system includes a processor core that generates memory write requests, and a cache memory with a memory controller having a memory pipeline. The cache memory has cache lines of length L. The cache memory has a minimum write length that is less than a cache line length of the cache memory. The memory pipeline determines whether the data payload includes a first chunk and ECC syndrome that correspond to a partial write and are writable by a first cache write operation, and a second chunk and ECC syndrome that correspond to a full write operation that can be performed separately from the first cache write operation. The memory pipeline performs an RMW operation to store the first chunk and ECC syndrome in the cache memory, and performs the full write operation to store the second chunk and ECC syndrome in the cache memory.


Find Patent Forward Citations

Loading…