The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 13, 2024

Filed:

Aug. 20, 2021
Applicant:

Kepler Computing Inc., San Francisco, CA (US);

Inventors:

Amrita Mathuriya, Portland, OR (US);

Christopher B. Wilkerson, Portland, OR (US);

Rajeev Kumar Dokania, Beaverton, OR (US);

Debo Olaosebikan, San Francisco, CA (US);

Sasikanth Manipatruni, Portland, OR (US);

Assignee:

KEPLER COMPUTING INC., San Francisco, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 15/78 (2006.01); G06F 9/48 (2006.01); G06F 9/54 (2006.01); G06F 9/50 (2006.01);
U.S. Cl.
CPC ...
G06F 15/7825 (2013.01); G06F 9/4881 (2013.01); G06F 9/5027 (2013.01); G06F 9/54 (2013.01); G06F 15/7821 (2013.01); G06F 15/7842 (2013.01);
Abstract

A packaging technology to improve performance of an AI processing system resulting in an ultra-high bandwidth system. An IC package is provided which comprises: a substrate; a first die on the substrate, and a second die stacked over the first die. The first die can be a first logic die (e.g., a compute chip, CPU, GPU, etc.) while the second die can be a compute chiplet comprising ferroelectric or paraelectric logic. Both dies can include ferroelectric or paraelectric logic. The ferroelectric/paraelectric logic may include AND gates, OR gates, complex gates, majority, minority, and/or threshold gates, sequential logic, etc. The IC package can be in a 3D or 2.5D configuration that implements logic-on-logic stacking configuration. The 3D or 2.5D packaging configurations have chips or chiplets designed to have time distributed or spatially distributed processing. The logic of chips or chiplets is segregated so that one chip in a 3D or 2.5D stacking arrangement is hot at a time.


Find Patent Forward Citations

Loading…