The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 19, 2023

Filed:

Jun. 14, 2018
Applicant:

International Business Machines Corporation, Armonk, NY (US);

Inventors:

Andrew S. Cassidy, San Jose, CA (US);

Myron D. Flickner, San Jose, CA (US);

Pallab Datta, San Jose, CA (US);

Hartmut Penner, San Jose, CA (US);

Rathinakumar Appuswamy, San Jose, CA (US);

Jun Sawada, Austin, TX (US);

John V. Arthur, Mountain View, CA (US);

Dharmendra S. Modha, San Jose, CA (US);

Steven K. Esser, San Jose, CA (US);

Brian Taba, Cupertino, CA (US);

Jennifer Klamo, San Jose, CA (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06N 3/063 (2023.01); G06N 3/04 (2023.01); G06F 15/80 (2006.01);
U.S. Cl.
CPC ...
G06N 3/063 (2013.01); G06F 15/8092 (2013.01); G06N 3/04 (2013.01);
Abstract

Neural network processing hardware using parallel computational architectures with reconfigurable core-level and vector-level parallelism is provided. In various embodiments, a neural network model memory is adapted to store a neural network model comprising a plurality of layers. Each layer has at least one dimension and comprises a plurality of synaptic weights. A plurality of neural cores is provided. Each neural core includes a computation unit and an activation memory. The computation unit is adapted to apply a plurality of synaptic weights to a plurality of input activations to produce a plurality of output activations. The computation unit has a plurality of vector units. The activation memory is adapted to store the input activations and the output activations. The system is adapted to partition the plurality of cores into a plurality of partitions based on dimensions of the layer and the vector units.


Find Patent Forward Citations

Loading…