The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 19, 2023

Filed:

Jun. 15, 2021
Applicant:

Ovonyx Memory Technology, Llc, Alexandria, VA (US);

Inventor:

Jun Liu, Boise, ID (US);

Assignee:

Ovonyx Memory Technology, LLC, Alexandria, VA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 13/00 (2006.01); G11C 5/06 (2006.01); G11C 11/4097 (2006.01); H10B 63/00 (2023.01); H10N 70/00 (2023.01); H10N 70/20 (2023.01);
U.S. Cl.
CPC ...
G11C 13/0069 (2013.01); G11C 5/06 (2013.01); G11C 5/063 (2013.01); G11C 11/4097 (2013.01); G11C 13/0004 (2013.01); H10B 63/30 (2023.02); H10B 63/80 (2023.02); H10N 70/011 (2023.02); G11C 2213/79 (2013.01); H10N 70/231 (2023.02); H10N 70/826 (2023.02);
Abstract

A variable resistance memory array, programming a variable resistance memory element and methods of forming the array. A variable resistance memory array is formed with a plurality of word line transistors surrounding each phase change memory element. To program a selected variable resistance memory element, all of the bitlines are grounded or biased at the same voltage. A top electrode select line that is in contact with the selected variable resistance memory element is selected. The word line having the word line transistors surrounding the selected variable resistance memory element are turned on to supply programming current to the element. Current flows from the selected top electrode select line through the variable resistance memory element into the common source/drain region of the surrounding word line transistors, across the transistors to the nearest bitline contacts. The word lines are patterned in various lattice configurations.


Find Patent Forward Citations

Loading…